INTEGRATED CIRCUITS



Objective specification File under Integrated Circuits, IC01 2001 Dec 11



#### CONTENTS

| 1     | FEATURES                                       | 15       |
|-------|------------------------------------------------|----------|
| •     |                                                | 15       |
| 2     | APPLICATIONS                                   | 15       |
| 3     | GENERAL DESCRIPTION                            | 15       |
| 4     | QUICK REFERENCE DATA                           | 15<br>15 |
| 5     | ORDERING INFORMATION                           | 16       |
| 6     | BLOCK DIAGRAMS                                 | 17       |
| 7     | PINNING INFORMATION                            | 17       |
| 8     | FUNCTIONAL DESCRIPTION                         | 17       |
| 8.1   | Power stage                                    | 17       |
| 8.2   | Protections                                    | 17       |
| 8.2.1 | Overtemperature                                | 17       |
| 8.2.2 | Short-circuit across the loudspeaker terminals | 17       |
| 8.3   | BTL operation                                  | 17       |
| 9     | LIMITING VALUES                                | 17       |
| 10    | THERMAL CHARACTERISTICS                        | 17       |
| 11    | QUALITY SPECIFICATION                          | 18       |
| 12    | DC CHARACTERISTICS                             | 19       |
| 13    | AC CHARACTERISTICS                             | 20       |
| 14    | SWITCHING CHARACTERISTICS                      | 20       |
| 14.1  | Duty factor                                    |          |
|       |                                                |          |

| 15     | TEST AND APPLICATION INFORMATION                |
|--------|-------------------------------------------------|
| 15.1   | BTL application                                 |
| 15.2   | Remarks                                         |
| 15.3   | Output power                                    |
| 15.4   | Reference designs                               |
| 15.5   | Reference design bill of material               |
| 15.6   | Curves measured in reference design             |
| 16     | PACKAGE OUTLINES                                |
| 17     | SOLDERING                                       |
| 17.1   | Introduction                                    |
| 17.2   | Through-hole mount packages                     |
| 17.2.1 | Soldering by dipping or by solder wave          |
| 17.2.2 | Manual soldering                                |
| 17.3   | Surface mount packages                          |
| 17.3.1 | Reflow soldering                                |
| 17.3.2 | Wave soldering                                  |
| 17.3.3 | Manual soldering                                |
| 17.4   | Suitability of IC packages for wave, reflow and |
|        | dipping soldering methods                       |
| 18     | DATA SHEET STATUS                               |
| 19     | DEFINITIONS                                     |
| 20     | DISCLAIMERS                                     |

#### **1 FEATURES**

- High efficiency (>94%)
- Operating voltage from  $\pm 15$  to  $\pm 30$  V
- Very low quiescent current
- High output power
- Short-circuit proof across the load, only in combination with controller TDA8929T
- Diagnostic output
- Usable as a stereo Single-Ended (SE) amplifier or as a mono amplifier in Bridge-Tied Load (BTL)
- Electrostatic discharge protection (pin to pin)
- Thermally protected, only in combination with controller TDA8929T.

#### 2 APPLICATIONS

- Television sets
- Home-sound sets

#### 4 QUICK REFERENCE DATA

- Multimedia systems
- All mains fed audio systems
- Car audio (boosters).

#### **3 GENERAL DESCRIPTION**

The TDA8927 is the switching power stage of a two-chip set for a high efficiency class-D audio power amplifier system. The system is split into two chips:

- TDA8927J/ST/TH; a digital power stage in a DBS17P, RDBS17P or HSOP24 power package
- TDA8929T; the analog controller chip in a SO24 package.

With this chip set a compact  $2 \times 80$  W audio amplifier system can be built, operating with high efficiency and very low dissipation. No heatsink is required, or depending on supply voltage and load, a very small one. The system operates over a wide supply voltage range from  $\pm 15$  up to  $\pm 30$  V and consumes a very low quiescent current.

| SYMBOL                              | PARAMETER                 | CONDITIONS                                        | MIN. | TYP. | MAX. | UNIT |  |
|-------------------------------------|---------------------------|---------------------------------------------------|------|------|------|------|--|
| General; $V_P = \pm 25$             | General; $V_P = \pm 25 V$ |                                                   |      |      |      |      |  |
| V <sub>P</sub>                      | supply voltage            |                                                   | ±15  | ±25  | ±30  | V    |  |
| I <sub>q(tot)</sub>                 | total quiescent current   | no load connected                                 | -    | 35   | 45   | mA   |  |
| η                                   | efficiency                | $P_0 = 30 W$                                      | -    | 94   | -    | %    |  |
| Stereo single-end                   | led configuration         |                                                   |      |      |      | •    |  |
| Po                                  | output power              | $R_L = 4 \Omega$ ; THD = 10%; $V_P = \pm 25 V$    | 60   | 65   | -    | W    |  |
|                                     |                           | $R_L = 4 \Omega$ ; THD = 10%; $V_P = \pm 27 V$    | 74   | 80   | -    | W    |  |
| Mono bridge-tied load configuration |                           |                                                   |      |      |      | •    |  |
| Po                                  | output power              | $R_{L}$ = 4 $\Omega$ ; THD = 10%; $V_{P}$ = ±17 V | 90   | 110  | _    | W    |  |
|                                     |                           | $R_L = 8 \Omega$ ; THD = 10%; $V_P = \pm 25 V$    | 120  | 150  | _    | W    |  |

#### 5 ORDERING INFORMATION

| TYPE NUMBER  |         | PACKAGE                                                                        |          |  |  |  |  |
|--------------|---------|--------------------------------------------------------------------------------|----------|--|--|--|--|
| ITPE NOWIDER | NAME    | DESCRIPTION                                                                    | VERSION  |  |  |  |  |
| TDA8927J     | DBS17P  | plastic DIL-bent-SIL power package; 17 leads (lead length 12 mm)               | SOT243-1 |  |  |  |  |
| TDA8927ST    | RDBS17P | plastic rectangular-DIL-bent-SIL power package; 17 leads (row spacing 2.54 mm) | SOT577-1 |  |  |  |  |
| TDA8927TH    | HSOP24  | plastic, heatsink small outline package; 24 leads; low stand-off height        | SOT566-2 |  |  |  |  |

TDA8927

## Power stage $2 \times 80$ W class-D audio amplifier

#### 6 BLOCK DIAGRAMS





#### Objective specification

## Power stage 2 $\times$ 80 W class-D audio amplifier

#### 7 PINNING INFORMATION

|                      |          | PIN       |           | DECODIDITION                                                         |  |
|----------------------|----------|-----------|-----------|----------------------------------------------------------------------|--|
| SYMBOL               | TDA8927J | TDA8927ST | TDA8927TH | DESCRIPTION                                                          |  |
| SW1                  | 1        | 1         | 21        | digital switch input channel 1                                       |  |
| n.c.                 | -        | _         | 1         | not connected                                                        |  |
| REL1                 | 2        | 2         | 22        | digital control output channel 1                                     |  |
| DIAG                 | 3        | 3         | 23        | digital open-drain output for overtemperature and overcurrent report |  |
| EN1                  | 4        | 4         | 24        | digital enable input for channel 1                                   |  |
| V <sub>DD1</sub>     | 5        | 5         | 2         | positive power supply channel 1                                      |  |
| BOOT1                | 6        | 6         | 3         | bootstrap capacitor channel 1                                        |  |
| STAB                 | -        | _         | 6         | decoupling internal stabilizer for logic supply                      |  |
| OUT1                 | 7        | 7         | 4         | PWM output channel 1                                                 |  |
| STAB                 | -        | _         | 7         | decoupling internal stabilizer for logic supply                      |  |
| V <sub>SS1</sub>     | 8        | 8         | 5         | negative power supply channel 1                                      |  |
| STAB                 | 9        | 9         | _         | decoupling internal stabilizer for logic supply                      |  |
| V <sub>SS2</sub>     | 10       | 10        | 8         | negative power supply channel 2                                      |  |
| OUT2                 | 11       | 11        | 9         | PWM output channel 2                                                 |  |
| BOOT2                | 12       | 12        | 10        | bootstrap capacitor channel 2                                        |  |
| n.c.                 | -        | _         | 12        | not connected                                                        |  |
| V <sub>DD2</sub>     | 13       | 13        | 11        | positive power supply channel 2                                      |  |
| EN2                  | 14       | 14        | 13        | digital enable input for channel 2                                   |  |
| POWERUP              | 15       | 15        | 14        | enable input for switching-on internal reference sources             |  |
| REL2                 | 16       | 16        | 15        | digital control output channel 2                                     |  |
| SW2                  | 17       | 17        | 16        | digital switch input channel 2                                       |  |
| LIM                  | -        | _         | 17        | current input for setting maximum load current limit                 |  |
| n.c.                 | -        | _         | 18        | not connected                                                        |  |
| V <sub>SS(sub)</sub> | -        | _         | 19        | negative supply (substrate)                                          |  |
| n.c.                 | -        | -         | 20        | not connected                                                        |  |



#### 8 FUNCTIONAL DESCRIPTION

The combination of the TDA8927J and the TDA8929T produces a two-channel audio power amplifier system using the class-D technology (see Fig.5). In the TDA8929T controller device the analog audio input signal is converted into a digital Pulse Width Modulation (PWM) signal.

The power stage TDA8927 is used for driving the low-pass filter and the loudspeaker load. It performs a level shift from the low-power digital PWM signal, at logic levels, to a high-power PWM signal that switchs between the main supply lines. A second-order low-pass filter converts the PWM signal into an analog audio signal across the loudspeaker.

See the specification of the TDA8929T for a description of the controller.

#### 8.1 Power stage

The power stage contains the high-power DMOS switches, the drivers, timing and handshaking between the power switches and some control logic. For protection, a temperature sensor and a maximum current detector are built-in on the chip.

For interfacing with the controller chip the following connections are used:

- Switch (pins SW1 and SW2): digital inputs; switching from  $V_{SS}$  to  $V_{SS}$  + 12 V and driving the power DMOS switches
- Release (pins REL1 and REL2): digital outputs to indicate switching from V<sub>SS</sub> to V<sub>SS</sub> + 12 V, follows pins SW1 and SW2 with a small delay
- Enable (pins EN1 and EN2): digital inputs; at a level of V<sub>SS</sub> the power DMOS switches are open and the PWM output is floating; at a level of V<sub>SS</sub> + 12 V the power stage is operational and controlled by the switch pin if pin POWERUP is at V<sub>SS</sub> + 12 V
- Power-up (pin POWERUP): must be connected to a continuous supply voltage of at least V\_{SS} + 5 V with respect to V\_{SS}
- Diagnostics (pin DIAG): digital open-drain output; pulled to V<sub>SS</sub> if temperature or maximum current is exceeded.

#### 8.2 Protections

Temperature and short-circuit protection sensors are included in the TDA8927 power stage. These protections are only operational in combination with the TDA8929T. In the event that the maximum current or maximum temperature is exceeded the diagnostic output is activated. The controller has to take appropriate measures by shutting down the system.

#### 8.2.1 OVERTEMPERATURE

If the junction temperature (T<sub>j</sub>) exceeds 150 °C, then pin DIAG becomes LOW. The diagnostic pin is released if the temperature is dropped to approximately 130 °C, so there is a hysteresis of approximately 20 °C.

#### 8.2.2 SHORT-CIRCUIT ACROSS THE LOUDSPEAKER TERMINALS

When the loudspeaker terminals are short-circuited it will be detected by the current protection. If the output current exceeds the maximum output current of 7.5 A, then pin DIAG becomes LOW. The controller should shut down the system to prevent damage. Using the TDA8929T the system is shut down within 1  $\mu$ s, and after 220 ms, it will attempt to restart the system again. During this time the dissipation is very low, so the average dissipation during a short-circuit is practically zero.

For the TDA8927TH the limit value can be externally adjusted using a resistor. For the maximum value of 7.5 A pin LIM should be connected to  $V_{SS}$ . When a resistor  $R_{ext}$  is connected between pin LIM and  $V_{SS}$  the maximum output current can be set at a lower value, using:

$$I_{O(max)} = \frac{2.1 \times 10^5}{R_{ext} + 28 \text{ k}\Omega}$$

Example 1: with  $R_{ext}$  = 27  $k\Omega$  the current is limited at 3.8 A.

Example 2: with  $R_{ext} = 0 \Omega$  the current is limited at 7.5 A.

In the TDA8927J and the TDA8927ST pin LIM is internally connected to V<sub>SS</sub>, so  $I_{O(max)}$  = 7.5 A.

Philips Semiconductors

## Objective specification

# Power stage 2 × 80 W class-D audio amplifier

TDA8927



\_

9

#### 8.3 BTL operation

BTL operation can be achieved by driving the audio input channels of the controller in the opposite phase and by connecting the loudspeaker with a BTL output filter between the two PWM output pins of the power stage (see Fig.6). In this way the system operates as a mono BTL amplifier and with the same loudspeaker impedance a four times higher output power can be obtained.

For more information see Chapter 15.



#### TDA8927

#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rate System (IEC 60134).

| SYMBOL               | PARAMETER                                            | CONDITIONS                                     | MIN.   | MAX.  | UNIT |
|----------------------|------------------------------------------------------|------------------------------------------------|--------|-------|------|
| V <sub>P</sub>       | supply voltage                                       |                                                | -      | ±30   | V    |
| V <sub>P(sc)</sub>   | supply voltage for<br>short-circuits across the load |                                                | -      | ±30   | V    |
| I <sub>ORM</sub>     | repetitive peak current in output pins               |                                                | -      | 7.5   | A    |
| T <sub>stg</sub>     | storage temperature                                  |                                                | -55    | +150  | °C   |
| T <sub>amb</sub>     | ambient temperature                                  |                                                | -40    | +85   | °C   |
| T <sub>vj</sub>      | virtual junction temperature                         |                                                | -      | 150   | °C   |
| V <sub>es(HBM)</sub> | electrostatic discharge                              | note 1                                         |        |       |      |
|                      | voltage (HBM)                                        | all pins with respect to $V_{DD}$ (class A)    | -500   | +500  | V    |
|                      |                                                      | all pins with respect to $V_{SS}$ (class A1)   | -1500  | +1500 | V    |
|                      |                                                      | all pins with respect to each other (class A1) | -1 500 | +1500 | V    |
| V <sub>es(MM)</sub>  | electrostatic discharge                              | note 2                                         |        |       |      |
|                      | voltage (MM)                                         | all pins with respect to $V_{DD}$ (class B)    | -250   | +250  | V    |
|                      |                                                      | all pins with respect to $V_{SS}$ (class B)    | -250   | +250  | V    |
|                      |                                                      | all pins with respect to each other (class B)  | -250   | +250  | V    |

#### Notes

1. Human Body Model (HBM);  $R_s = 1500 \Omega$ ; C = 100 pF.

2. Machine Model (MM);  $R_s = 10 \Omega$ ; C = 200 pF;  $L = 0.75 \mu\text{H}$ .

#### **10 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
|                      | TDA8927J                                    |             | 40    | K/W  |
|                      | TDA8927ST                                   |             | 40    | K/W  |
|                      | TDA8927TH                                   |             | 40    | K/W  |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case    | in free air |       |      |
|                      | TDA8927J                                    |             | ≈1.0  | K/W  |
|                      | TDA8927ST                                   |             | ≈1.0  | K/W  |
|                      | TDA8927TH                                   |             | 1     | K/W  |

#### 11 QUALITY SPECIFICATION

In accordance with "SNW-FQ611-part D" if this type is used as an audio amplifier.

#### TDA8927

#### **12 DC CHARACTERISTICS**

 $V_P = \pm 25$  V;  $T_{amb} = 25$  °C; measured in test diagram of Fig.8; unless otherwise specified.

| SYMBOL                  | PARAMETER                            | CONDITIONS                       | MIN. | TYP. | MAX.              | UNIT |
|-------------------------|--------------------------------------|----------------------------------|------|------|-------------------|------|
| Supply                  |                                      |                                  |      | •    | •                 | •    |
| V <sub>P</sub>          | supply voltage                       | note 1                           | ±15  | ±25  | ±30               | V    |
| I <sub>q(tot)</sub>     | total quiescent current              | no load connected                | -    | 35   | 45                | mA   |
|                         |                                      | outputs floating                 | -    | 5    | 10                | mA   |
| Internal stabili        | zer logic supply (pin STAB or pin    | s STAB1 and STAB2)               |      |      | -                 |      |
| V <sub>O(STAB)</sub>    | stabilizer output voltage            |                                  | 11   | 13   | 15                | V    |
| Switch inputs           | (pins SW1 and SW2)                   |                                  |      | •    |                   | •    |
| V <sub>IH</sub>         | HIGH-level input voltage             | referenced to V <sub>SS</sub>    | 10   | -    | V <sub>STAB</sub> | V    |
| VIL                     | LOW-level input voltage              | referenced to V <sub>SS</sub>    | 0    | _    | 2                 | V    |
| Control output          | ts (pins REL1 and REL2)              |                                  |      |      |                   |      |
| V <sub>OH</sub>         | HIGH-level output voltage            | referenced to V <sub>SS</sub>    | 10   | -    | V <sub>STAB</sub> | V    |
| V <sub>OL</sub>         | LOW-level output voltage             | referenced to V <sub>SS</sub>    | 0    | _    | 2                 | V    |
| Diagnostic ou           | tput (pin DIAG, open-drain)          | •                                | ·    | ·    | ł                 | •    |
| V <sub>OL</sub>         | LOW-level output voltage             | I <sub>DIAG</sub> = 1 mA; note 2 | 0    | -    | 1.0               | V    |
| I <sub>LO</sub>         | leakage output current               | no error condition               | -    | _    | 50                | μA   |
| Enable inputs           | (pins EN1 and EN2)                   | •                                | •    | •    |                   |      |
| V <sub>IH</sub>         | HIGH-level input voltage             | referenced to V <sub>SS</sub>    | -    | 9    | V <sub>STAB</sub> | V    |
| V <sub>IL</sub>         | LOW-level input voltage              | referenced to V <sub>SS</sub>    | 0    | 5    | _                 | V    |
| V <sub>EN(hys)</sub>    | hysteresis voltage                   |                                  | -    | 4    | -                 | V    |
| I <sub>I(EN)</sub>      | input current                        |                                  | -    | -    | 300               | μA   |
| Switching-on            | input (pin POWERUP)                  |                                  |      |      |                   |      |
| V <sub>POWERUP</sub>    | operating voltage                    | referenced to $V_{SS}$           | 5    | _    | 12                | V    |
| I <sub>I(POWERUP)</sub> | input current                        | V <sub>POWERUP</sub> = 12 V      | -    | 100  | 170               | μA   |
| Temperature p           | protection                           |                                  |      |      |                   |      |
| T <sub>diag</sub>       | temperature activating diagnostic    | $V_{DIAG} = V_{DIAG(LOW)}$       | 150  | _    | -                 | °C   |
| T <sub>hys</sub>        | hysteresis on temperature diagnostic | $V_{DIAG} = V_{DIAG(LOW)}$       | -    | 20   | -                 | °C   |

#### Notes

1. The circuit is DC adjusted at V<sub>P</sub> =  $\pm 15$  to  $\pm 30$  V.

2. Temperature sensor or maximum current sensor activated.

#### TDA8927

#### **13 AC CHARACTERISTICS**

| SYMBOL             | PARAMETER                 | CONDITIONS                                                     | MIN.               | TYP. | MAX. | UNIT |
|--------------------|---------------------------|----------------------------------------------------------------|--------------------|------|------|------|
| Single-ended       | application; note 1       |                                                                |                    |      |      |      |
| Po                 | output power              | $R_L$ = 4 Ω; THD = 0.5%; V <sub>P</sub> = ±25 V                | 50 <sup>(2)</sup>  | 55   | -    | W    |
|                    |                           | $R_L$ = 4 Ω; THD = 10%; V <sub>P</sub> = ±25 V                 | 60 <sup>(2)</sup>  | 65   | -    | W    |
|                    |                           | $R_{L}$ = 4 $\Omega$ ; THD = 0.5%; $V_{P}$ = ±27 V             | 60 <sup>(2)</sup>  | 65   | _    | W    |
|                    |                           | $R_L$ = 4 Ω; THD = 10%; V <sub>P</sub> = ±27 V                 | 74 <sup>(2)</sup>  | 80   | -    | W    |
| THD                | total harmonic distortion | $P_o = 1$ W; note 3                                            |                    |      |      |      |
|                    |                           | f <sub>i</sub> = 1 kHz                                         | _                  | 0.01 | 0.05 | %    |
|                    |                           | f <sub>i</sub> = 10 kHz                                        | _                  | 0.1  | _    | %    |
| G <sub>v(cl)</sub> | closed-loop voltage gain  |                                                                | 29                 | 30   | 31   | dB   |
| η                  | efficiency                | $P_o = 30 \text{ W}; f_i = 1 \text{ kHz}; \text{ note } 4$     | -                  | 94   | -    | %    |
| Mono BTL app       | blication; note 5         |                                                                |                    |      |      |      |
| Po                 | output power              | $R_L$ = 8 Ω; THD = 0.5%; V <sub>P</sub> = ±25 V                | 100 <sup>(2)</sup> | 112  | -    | W    |
|                    |                           | $R_L$ = 8 Ω; THD = 10%; V <sub>P</sub> = ±25 V                 | 128 <sup>(2)</sup> | 140  | -    | W    |
|                    |                           | $R_L$ = 4 $\Omega$ ; THD = 0.5%; $V_P$ = ±17 V                 | 80 <sup>(2)</sup>  | 87   | -    | W    |
|                    |                           | $R_L$ = 4 Ω; THD = 10%; V <sub>P</sub> = ±17 V                 | 100 <sup>(2)</sup> | 110  | -    | W    |
| THD                | total harmonic distortion | $P_o = 1$ W; note 3                                            |                    |      |      |      |
|                    |                           | f <sub>i</sub> = 1 kHz                                         | _                  | 0.01 | 0.05 | %    |
|                    |                           | f <sub>i</sub> = 10 kHz                                        | _                  | 0.1  | _    | %    |
| G <sub>v(cl)</sub> | closed loop voltage gain  |                                                                | 35                 | 36   | 37   | dB   |
| η                  | efficiency                | $P_{o} = 30 \text{ W}; f_{i} = 1 \text{ kHz}; \text{ note } 4$ | -                  | 94   | -    | %    |

#### Notes

- 1.  $V_P = \pm 25 \text{ V}$ ;  $R_L = 4 \Omega$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \text{ °C}$ ; measured in reference design in Figs 9 and 11; unless otherwise specified.
- 2. Indirectly measured; based on  $R_{ds(on)}$  measurement.
- 3. Total Harmonic Distortion (THD) is measured in a bandwidth of 22 Hz to 22 kHz. When distortion is measured using a low-order low-pass filter a significantly higher value will be found, due to the switching frequency outside the audio band.
- 4. Efficiency for power stage; output power measured across the loudspeaker load.
- 5.  $V_P = \pm 25 \text{ V}$ ;  $R_L = 8 \Omega$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \text{ °C}$ ; measured in reference design in Figs 9 and 11; unless otherwise specified.

#### **14 SWITCHING CHARACTERISTICS**

 $V_P = \pm 25$  V;  $T_{amb} = 25$  °C; measured in Fig.8; unless otherwise specified.

| SYMBOL              | PARAMETER                                  | CONDITIONS             | MIN. | TYP. | MAX. | UNIT |  |
|---------------------|--------------------------------------------|------------------------|------|------|------|------|--|
| PWM outputs (       | WM outputs (pins OUT1 and OUT2); see Fig.7 |                        |      |      |      |      |  |
| t <sub>r</sub>      | rise time                                  |                        | -    | 30   | -    | ns   |  |
| t <sub>f</sub>      | fall time                                  |                        | -    | 30   | -    | ns   |  |
| t <sub>blank</sub>  | blanking time                              |                        | -    | 70   | -    | ns   |  |
| t <sub>PD</sub>     | propagation delay                          | from pin SW to pin PWM | -    | 20   | -    | ns   |  |
| t <sub>W(min)</sub> | minimum pulse width                        | note 1                 | -    | 220  | 270  | ns   |  |
| R <sub>ds(on)</sub> | on-resistance of the output transistors    |                        | -    | 0.2  | 0.3  | Ω    |  |

#### Note

1. When used in combination with the TDA8929T controller, the effective minimum pulse width during clipping is 0.5t<sub>W(min)</sub>.

#### 14.1 Duty factor

For the practical useable minimum and maximum duty factor ( $\delta$ ) which determines the maximum output power:

$$\frac{t_{W(min)} \times f_{osc}}{2} \times 100\% < \delta < \left(1 - \frac{t_{W(min)} \times f_{osc}}{2}\right) \times 100\%$$

Using the typical values:  $3.5\% < \delta < 96.5\%$ .



# Objective specification

# Power stage 2 × 80 W class-D audio amplifier

## TDA8927



\_

2001 Dec 11

#### Objective specification

### Power stage $2 \times 80$ W class-D audio amplifier

#### 15.1 BTL application

When using the system in a mono BTL application (for more output power), the inputs of both channels of the PWM modulator must be connected in parallel; the phase of one of the inputs must be inverted. In principle the loudspeaker can be connected between the outputs of the two single-ended demodulation filters.

#### 15.2 Remarks

The case of the package of the TDA8927J/ST and the heatsink of the TDA8927TH are internally connected to V<sub>SS</sub>.

#### 15.3 Output power

The output power in single-ended applications can be estimated using the formulae:

$$\mathsf{P}_{\mathsf{o}(1\%)} = \frac{\left[\frac{\mathsf{R}_{\mathsf{L}}}{(\mathsf{R}_{\mathsf{L}} + \mathsf{R}_{\mathsf{ds}(\mathsf{on})} + \mathsf{R}_{\mathsf{s}})} \times \mathsf{V}_{\mathsf{P}} \times (1 - \mathsf{t}_{\mathsf{W}(\mathsf{min})} \times \mathsf{f}_{\mathsf{osc}})\right]^{2}}{2 \times \mathsf{R}_{\mathsf{L}}}$$

The maximum current  $I_{O(max)} = \frac{[V_P \times (1 - t_{W(min)} \times f_{osc})]}{R_L + R_{ds(on)} + R_s}$  should not exceed 7.5 A.

The output power in BTL applications can be estimated using the formulae:

$$\mathsf{P}_{\mathsf{o}(1\%)} = \frac{\left[\frac{\mathsf{R}_{\mathsf{L}}}{\mathsf{R}_{\mathsf{L}} + 2 \times (\mathsf{R}_{\mathsf{ds}(\mathsf{on})} + \mathsf{R}_{\mathsf{s}})} \times 2\mathsf{V}_{\mathsf{P}} \times (1 - \mathsf{t}_{\mathsf{W}(\mathsf{min})} \times \mathsf{f}_{\mathsf{osc}})\right]^{2}}{2 \times \mathsf{R}_{\mathsf{L}}}$$

 $\label{eq:constraint} \text{The maximum current I}_{O(max)} \ = \ \frac{[2V_P \times (1-t_{W(min)} \times f_{osc})]}{R_L + 2 \times (R_{ds(on)} + R_s)} \ \text{ should not exceed 7.5 A.}$ 

Where:

R<sub>L</sub> = load impedance

 $R_s$  = series resistance of filter coil

 $P_{o(1\%)}$  = output power just at clipping

The output power at THD = 10%:  $P_{o(10\%)} = 1.25 \times P_{o(1\%)}$ .

#### 15.4 Reference designs

The reference design for a two-chip class-D audio amplifier for TDA8926J or TDA8927J and TDA8929T is shown in Fig.9. The Printed-Circuit Board (PCB) layout is shown in Fig.10. The bill of materials is given in Table 1.

The reference design for a two-chip class-D audio amplifier for TDA8926TH or TDA8927TH and TDA8929T is shown in Fig.11. The PCB layout is shown in Fig.12.



\_

VDDA

GND

D1

(5.6 V)

R19 39 kΩ

on

mute 富

mode select

R20

39 kΩ

- S1 off

VSSA 4

.15

.16

R4

10 kΩ

.13

J2

Vss

C26

470 nF +

C24 \_

470 nF  $\pm$ 

R5

Ŷ

input 1

1 -0

QGND

10 kΩ

C28

╢

1 nF

.11

C25

470 nF

VDDA 4

MODE

OSC

SGND1

SGND2

IN1-

IN1-

IN2-

IN2-

R7 10 kΩ

C44 220 nF

R1

-------27 kΩ

C3

220 nF

C22

C23

330 pF

C27

470 nF 茾

R6 10 kΩ

C29

⊣⊢

1 nF

.14

inputs

ſ₽

input 2

---16

QGND

GND 🔶

R21 and R22 are only necessary in BTL applications with asymmetrical supply. BTL: remove R6, R7, C23, C26 and C27 and close J5 and J6.

C22 and C23 influence the low-pass frequency response and should be tuned with the real load (loudspeaker).

Inputs floating or inputs referenced to QGND (close J1 and J4) or referenced to V<sub>SS</sub> (close J2 and J3) for an input signal ground reference.

Fig.9 Two-chip class-D audio amplifier application diagram for TDA8926J or TDA8927J and TDA8929T.

Philips Semiconductors

audio amplifier Power stage N Х 80 ≶ class-D



2001 Dec 11

 $\bigcirc$ 

C16 +

C14 =

Out1

C20

 $\bigcirc$ 

0 0

C34

C35

VDD GND Ś

L5

Ο

Out2

U1

TDA8926J/27J & TDA8929T  $\bigcirc$ Ο 0 0 0 PHILIPS D1 H⊡≕≎  $\odot$ 0  $\mathbf{O}$ GHH C24 0 0 0 C40 (ै∎ οφ O **⊢** C25 0 0 GHI⊷ C26 0 0 0 C41 ο ο¢ O **⊢** H⊢ C27 0 0 0 \_\_\_7 ⊁\_\_\_\_₽ 0 0 state of D art ٩J Version 21 03-2001 0 0  $\odot$ 0 0  $\bigcirc$ ON MUTE S1 O  $\odot \bigcirc \odot$  $\circ \bigcirc \circ$ OFF  $\bigcirc$ Ο Ο ln2 ln1 Silk screen top, top view Copper top, top view Ο  $\bigcirc$  $\bigcirc$ R19 C R20 C14 C43 C38 Q 7.36 R14 U2 9 R12 C37 C4 C3 C39 1 R1 Ċ2

L4  $\bigcirc$ C13 R10 R16 C12 C32 C17 C15 C33 R1 R15 C11 R24 R21 R22 VDD V C18 C30 R5 R7 Out2 C28 Out1 V<sub>SS</sub> J2 C31 C C21 J3 J1

.14

QGND



 $\bigcirc$ 

TDA8927

Objective specification

6

Copper bottom, top view

Ο

MLD634

audio amplifier Power stage

Ν  $\times$ 

80

W class-D

10

Philips Semiconductors

Objective specification

# Power stage $2 \times 80$ W class-D audio amplifier

TDA8927



\_

20

# Objective specification

# Power stage 2 × 80 W class-D audio amplifier



TDA8927

#### 15.5 Reference design bill of materials

Table 1Two-chip class-D audio amplifier PCB (Version 2.1; 03-2001) for TDA8926J or TDA8927J and TDA8929T<br/>(see Figs 9 and 10)

| COMPONENT                               | DESCRIPTION                                                              | VALUE        | COMMENTS                                               |
|-----------------------------------------|--------------------------------------------------------------------------|--------------|--------------------------------------------------------|
| In1 and In2                             | Cinch input connectors                                                   |              | 2 × Farnell: 152-396                                   |
| Out1, Out2, $V_{DD}$ , GND and $V_{SS}$ | supply/output connectors                                                 |              | 2 × Augat 5KEV-02;<br>1 × Augat 5KEV-03                |
| S1                                      | on/mute/off switch                                                       |              | PCB switch Knitter ATE 1 E M-O-M                       |
| U1                                      | power stage IC                                                           | TDA8926J/27J | DBS17P package                                         |
| U2                                      | controller IC                                                            | TDA8929T     | SO24 package                                           |
| L2 and L4                               | demodulation filter coils                                                | 33 μH        | 2 × Sumida CDRH127-330                                 |
| L5, L6 and L7                           | power supply ferrite beads                                               |              | 3 × Murata BL01RN1-A62                                 |
| C1 and C2                               | supply decoupling capacitors for $V_{DD}$ to $V_{SS}$ of the controller  | 220 nF/63 V  | 2 × SMD1206                                            |
| C3                                      | clock decoupling capacitor                                               | 220 nF/63 V  | SMD1206                                                |
| C4                                      | 12 V decoupling capacitor of the controller                              | 220 nF/63 V  | SMD1206                                                |
| C5                                      | 12 V decoupling capacitor of the power stage                             | 220 nF/63 V  | SMD1206                                                |
| C6 and C7                               | supply decoupling capacitors for $V_{DD}$ to $V_{SS}$ of the power stage | 220 nF/63 V  | SMD1206                                                |
| C8 and C9                               | bootstrap capacitors                                                     | 15 nF/50 V   | 2 × SMD0805                                            |
| C10, C11,<br>C12 and C13                | snubber capacitors                                                       | 560 pF/100 V | 4 × SMD0805                                            |
| C14 and C16                             | demodulation filter capacitors                                           | 470 nF/63 V  | 2 × MKT                                                |
| C15 and C17                             | resonance suppress capacitors                                            | 220 nF/63 V  | 2 × SMD1206                                            |
| C18, C19,<br>C20 and C21                | common mode HF coupling capacitors                                       | 1 nF/50 V    | 4 × SMD0805                                            |
| C22 and C23                             | input filter capacitors                                                  | 330 pF/50 V  | 2 × SMD1206                                            |
| C24, C25,<br>C26 and C27                | input capacitors                                                         | 470 nF/63 V  | 4 × MKT                                                |
| C28, C29,<br>C30 and C31                | common mode HF coupling capacitors                                       | 1 nF/50 V    | 2 × SMD0805                                            |
| C32 and C33                             | power supply decoupling capacitors                                       | 220 nF/63 V  | 2 × SMD1206                                            |
| C34 and C35                             | power supply electrolytic capacitors                                     | 1500 μF/35 V | 2 × Rubycon ZL very low ESR (large switching currents) |
| C36, C37,<br>C38 and C39                | analog supply decoupling capacitors                                      | 220 nF/63 V  | 4 × SMD1206                                            |
| C40 and C41                             | analog supply electrolytic capacitors                                    | 47 μF/35 V   | 2 × Rubycon ZA low ESR                                 |
| C43                                     | diagnostic capacitor                                                     | 180 pF/50 V  | SMD1206                                                |
| C44                                     | mode capacitor                                                           | 220 nF/63 V  | SMD1206                                                |
| D1                                      | 5.6 V zener diode                                                        | BZX79C5V6    | DO-35                                                  |
| D2                                      | 7.5 V zener diode                                                        | BZX79C7V5    | DO-35                                                  |
| R1                                      | clock adjustment resistor                                                | 27 kΩ        | SMD1206                                                |

#### TDA8927

| COMPONENT                | DESCRIPTION                                       | VALUE          | COMMENTS    |
|--------------------------|---------------------------------------------------|----------------|-------------|
| R4, R5,<br>R6 and R7     | input resistors                                   | 10 kΩ          | 4 × SMD1206 |
| R10                      | diagnostic resistor                               | 1 kΩ           | SMD1206     |
| R11, R12,<br>R13 and R14 | snubber resistors                                 | 5.6 Ω; >0.25 W | 4 × SMD1206 |
| R15 and R16              | resonance suppression resistors                   | 24 Ω           | 2 × SMD1206 |
| R19                      | mode select resistor                              | 39 kΩ          | SMD1206     |
| R20                      | mute select resistor                              | 39 kΩ          | SMD1206     |
| R21                      | resistor needed when using an asymmetrical supply | 10 kΩ          | SMD1206     |
| R22                      | resistor needed when using an asymmetrical supply | 9.1 kΩ         | SMD1206     |
| R24                      | bias resistor for powering-up the power stage     | 200 kΩ         | SMD1206     |

#### 15.6 Curves measured in reference design























**TDA8927** 

## Power stage $2 \times 80$ W class-D audio amplifier

#### **16 PACKAGE OUTLINES**



| OUTLINE  | REFERENCES |       |      |  | EUROPEAN   | ISSUE DATE                      |  |
|----------|------------|-------|------|--|------------|---------------------------------|--|
| VERSION  | IEC        | JEDEC | EIAJ |  | PROJECTION | ISSUE DATE                      |  |
| SOT243-1 |            |       |      |  |            | <del>97-12-16</del><br>99-12-17 |  |





#### 17 SOLDERING

#### 17.1 Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 17.2 Through-hole mount packages

#### 17.2.1 SOLDERING BY DIPPING OR BY SOLDER WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 17.2.2 MANUAL SOLDERING

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### 17.3 Surface mount packages

#### 17.3.1 REFLOW SOLDERING

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### 17.3.2 WAVE SOLDERING

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 17.3.3 MANUAL SOLDERING

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### TDA8927

#### 17.4 Suitability of IC packages for wave, reflow and dipping soldering methods

| MOUNTING           | PACKAGE                                                | SOLDERING METHOD                  |                       |          |  |
|--------------------|--------------------------------------------------------|-----------------------------------|-----------------------|----------|--|
| MOONTING           | FACKAGE                                                | WAVE                              | REFLOW <sup>(1)</sup> | DIPPING  |  |
| Through-hole mount | DBS, DIP, HDIP, SDIP, SIL                              | suitable <sup>(2)</sup>           | -                     | suitable |  |
| Surface mount      | BGA, HBGA, LFBGA, SQFP, TFBGA                          | not suitable                      | suitable              | -        |  |
|                    | HBCC, HLQFP, HSQFP, HSOP, HTQFP,<br>HTSSOP, HVQFN, SMS | not suitable <sup>(3)</sup>       | suitable              | -        |  |
|                    | PLCC <sup>(4)</sup> , SO, SOJ                          | suitable                          | suitable              | -        |  |
|                    | LQFP, QFP, TQFP                                        | not recommended <sup>(4)(5)</sup> | suitable              | -        |  |
|                    | SSOP, TSSOP, VSO                                       | not recommended <sup>(6)</sup>    | suitable              | _        |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- 3. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 6. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

TDA8927

#### 18 DATA SHEET STATUS

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### **19 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 20 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2001

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/01/pp**36** 

Date of release: 2001 Dec 11

Document order number: 9397 750 08191

SCA73

Let's make things better.





Philips Semiconductors